Release 14.7 par P.20131013 (lin64) Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved. yann-arch:: Tue Feb 21 22:16:56 2017 par -w -intstyle ise -ol high -mt off led_map.ncd led.ncd led.pcf Constraints file: led.pcf. Loading device for application Rf_Device from file '6slx9.nph' in environment /opt/Xilinx/14.7/ISE_DS/ISE/. "led" is an NCD, version 3.2, device xc6slx9, package tqg144, speed -2 Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius) Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts) Device speed data version: "PRODUCTION 1.23 2013-10-13". Device Utilization Summary: Slice Logic Utilization: Number of Slice Registers: 25 out of 11,440 1% Number used as Flip Flops: 25 Number used as Latches: 0 Number used as Latch-thrus: 0 Number used as AND/OR logics: 0 Number of Slice LUTs: 57 out of 5,720 1% Number used as logic: 57 out of 5,720 1% Number using O6 output only: 34 Number using O5 output only: 1 Number using O5 and O6: 22 Number used as ROM: 0 Number used as Memory: 0 out of 1,440 0% Slice Logic Distribution: Number of occupied Slices: 15 out of 1,430 1% Number of MUXCYs used: 24 out of 2,860 1% Number of LUT Flip Flop pairs used: 57 Number with an unused Flip Flop: 32 out of 57 56% Number with an unused LUT: 0 out of 57 0% Number of fully used LUT-FF pairs: 25 out of 57 43% Number of slice register sites lost to control set restrictions: 0 out of 11,440 0% A LUT Flip Flop pair for this architecture represents one LUT paired with one Flip Flop within a slice. A control set is a unique combination of clock, reset, set, and enable signals for a registered element. The Slice Logic Distribution report is not meaningful if the design is over-mapped for a non-slice resource or if Placement fails. IO Utilization: Number of bonded IOBs: 2 out of 102 1% Number of LOCed IOBs: 2 out of 2 100% Specific Feature Utilization: Number of RAMB16BWERs: 0 out of 32 0% Number of RAMB8BWERs: 0 out of 64 0% Number of BUFIO2/BUFIO2_2CLKs: 0 out of 32 0% Number of BUFIO2FB/BUFIO2FB_2CLKs: 0 out of 32 0% Number of BUFG/BUFGMUXs: 1 out of 16 6% Number used as BUFGs: 1 Number used as BUFGMUX: 0 Number of DCM/DCM_CLKGENs: 0 out of 4 0% Number of ILOGIC2/ISERDES2s: 0 out of 200 0% Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 200 0% Number of OLOGIC2/OSERDES2s: 0 out of 200 0% Number of BSCANs: 0 out of 4 0% Number of BUFHs: 0 out of 128 0% Number of BUFPLLs: 0 out of 8 0% Number of BUFPLL_MCBs: 0 out of 4 0% Number of DSP48A1s: 0 out of 16 0% Number of ICAPs: 0 out of 1 0% Number of MCBs: 0 out of 2 0% Number of PCILOGICSEs: 0 out of 2 0% Number of PLL_ADVs: 0 out of 2 0% Number of PMVs: 0 out of 1 0% Number of STARTUPs: 0 out of 1 0% Number of SUSPEND_SYNCs: 0 out of 1 0% Overall effort level (-ol): High Router effort level (-rl): High Starting initial Timing Analysis. REAL time: 2 secs Finished initial Timing Analysis. REAL time: 2 secs Starting Router Phase 1 : 235 unrouted; REAL time: 2 secs Phase 2 : 203 unrouted; REAL time: 3 secs Phase 3 : 78 unrouted; REAL time: 3 secs Phase 4 : 78 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 3 secs Updating file: led.ncd with current fully routed design. Phase 5 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 3 secs Phase 6 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 3 secs Phase 7 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 3 secs Phase 8 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 3 secs Phase 9 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 3 secs Phase 10 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 3 secs Total REAL time to Router completion: 3 secs Total CPU time to Router completion: 3 secs Partition Implementation Status ------------------------------- No Partitions were found in this design. ------------------------------- Generating "PAR" statistics. ************************** Generating Clock Report ************************** +---------------------+--------------+------+------+------------+-------------+ | Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)| +---------------------+--------------+------+------+------------+-------------+ | CLK_BUFGP | BUFGMUX_X2Y2| No | 8 | 0.005 | 1.395 | +---------------------+--------------+------+------+------------+-------------+ * Net Skew is the difference between the minimum and maximum routing only delays for the net. Note this is different from Clock Skew which is reported in TRCE timing report. Clock Skew is the difference between the minimum and maximum path delays which includes logic delays. * The fanout is the number of component pins not the individual BEL loads, for example SLICE loads not FF loads. Timing Score: 0 (Setup: 0, Hold: 0, Component Switching Limit: 0) Asterisk (*) preceding a constraint indicates it was not met. This may be due to a setup or hold violation. ---------------------------------------------------------------------------------------------------------- Constraint | Check | Worst Case | Best Case | Timing | Timing | | Slack | Achievable | Errors | Score ---------------------------------------------------------------------------------------------------------- NET "CLK_BUFGP/IBUFG" PERIOD = 31.25 ns H | SETUP | 27.555ns| 3.695ns| 0| 0 IGH 50% | HOLD | 0.418ns| | 0| 0 ---------------------------------------------------------------------------------------------------------- All constraints were met. Generating Pad Report. All signals are completely routed. Total REAL time to PAR completion: 3 secs Total CPU time to PAR completion: 3 secs Peak Memory Usage: 607 MB Placer: Placement generated during map. Routing: Completed - No errors found. Timing: Completed - No errors found. Number of error messages: 0 Number of warning messages: 0 Number of info messages: 0 Writing design to file led.ncd PAR done!