Commit message (Collapse) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | Added look-ahead write interface | Clifford Wolf | 2015-06-07 | 3 | -58/+73 |
| | |||||
* | Major redesign of main FSM | Clifford Wolf | 2015-06-07 | 8 | -303/+287 |
| | |||||
* | Using libc assembler code in dhrystone stdlib.c | Clifford Wolf | 2015-06-07 | 5 | -4/+606 |
| | |||||
* | Updated CPI table in README | Clifford Wolf | 2015-06-06 | 1 | -9/+11 |
| | |||||
* | Updated README | Clifford Wolf | 2015-06-06 | 1 | -6/+16 |
| | |||||
* | Added insn timing hack to dryhstone testbench | Clifford Wolf | 2015-06-06 | 1 | -1/+15 |
| | |||||
* | Added memory "look-ahead" read interface | Clifford Wolf | 2015-06-06 | 3 | -28/+36 |
| | |||||
* | Improved Xilinx example | Clifford Wolf | 2015-06-06 | 6 | -10/+69 |
| | |||||
* | Faster memory model in dhrystone testbench | Clifford Wolf | 2015-06-06 | 1 | -18/+18 |
| | |||||
* | Improved AXI tests | Clifford Wolf | 2015-06-06 | 2 | -73/+90 |
| | |||||
* | Added license info to README | Clifford Wolf | 2015-06-06 | 1 | -0/+3 |
| | |||||
* | Improved AXI Interface Testbench | Clifford Wolf | 2015-06-06 | 2 | -35/+110 |
| | |||||
* | Initial import | Clifford Wolf | 2015-06-06 | 60 | -0/+6250 |