blob: bff4d7c77823316d7c77030a755aa1713523be98 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
|
{-|
Module : VeriFuzz.Sim.Vivado
Description : Vivado Synthesiser implementation.
Copyright : (c) 2019, Yann Herklotz Grave
License : GPL-3
Maintainer : ymherklotz [at] gmail [dot] com
Stability : experimental
Portability : POSIX
Vivado Synthesiser implementation.
-}
module VeriFuzz.Sim.Vivado
( Vivado(..)
, defaultVivado
)
where
import Prelude hiding (FilePath)
import Shelly
import Shelly.Lifted (liftSh)
import VeriFuzz.Sim.Internal
import VeriFuzz.Sim.Template
import VeriFuzz.Verilog.AST
import VeriFuzz.Verilog.CodeGen
data Vivado = Vivado { vivadoPath :: {-# UNPACK #-} !FilePath
, vivadoOutput :: {-# UNPACK #-} !FilePath
}
deriving (Eq)
instance Show Vivado where
show _ = "vivado"
instance Tool Vivado where
toText _ = "vivado"
instance Synthesiser Vivado where
runSynth = runSynthVivado
synthOutput = vivadoOutput
setSynthOutput (Vivado a _) = Vivado a
defaultVivado :: Vivado
defaultVivado = Vivado "vivado" "syn_vivado.v"
runSynthVivado :: Vivado -> SourceInfo -> ResultSh ()
runSynthVivado sim (SourceInfo top src) = do
dir <- liftSh pwd
liftSh $ do
writefile vivadoTcl . vivadoSynthConfig top . toTextIgnore $ synthOutput
sim
writefile "rtl.v" $ genSource src
run_ "sed" ["s/^module/(* use_dsp=\"no\" *) module/;", "-i", "rtl.v"]
logger "Vivado: run"
execute_ SynthFail
dir
"vivado"
(vivadoPath sim)
["-mode", "batch", "-source", toTextIgnore vivadoTcl]
liftSh $ logger "Vivado: done"
where vivadoTcl = fromText ("vivado_" <> top) <.> "tcl"
|