summaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorYann Herklotz <ymherklotz@gmail.com>2016-11-15 22:25:31 +0000
committerGitHub <noreply@github.com>2016-11-15 22:25:31 +0000
commit270bb5842bfcc5485a2189371d3eacaeb8812761 (patch)
tree8fb21e4d925e6e9be8a792179fc8c11f93ddcc2f
parentcf8bb1a5ce54dd7c47b3caec63b94c9bf7ccef4d (diff)
downloadVerilogCoursework-270bb5842bfcc5485a2189371d3eacaeb8812761.tar.gz
VerilogCoursework-270bb5842bfcc5485a2189371d3eacaeb8812761.zip
Update README.md
-rw-r--r--part_1/README.md2
1 files changed, 2 insertions, 0 deletions
diff --git a/part_1/README.md b/part_1/README.md
index 08a31d0..aacf6d0 100644
--- a/part_1/README.md
+++ b/part_1/README.md
@@ -3,3 +3,5 @@ In this experiment we will be programming a Cyclone V FPGA from Altera on a DE1-
## Experiment 1: Schematic capture using Quartus II -- 7-Segment Display
We first downloaded the solution for Exercise 1 and tried programming the FPGA using the Programmer from Quartus. The software didn't detect the DE1-SoC board and we had to turn it off and on again for the DE-SOC [USB-1] to appear. After we then added the right type of FPGA to the project (5CSEMA5) and deleted the ARM processor from the programmer window (SOCVHPS) we were able to add the solution to the FPGA and download it onto the board.
+
+We then used the truth table for the 7 Segment Decoder to create the K-map for the output number 4, so that we can extract the PoS