summaryrefslogtreecommitdiffstats
path: root/part_1
diff options
context:
space:
mode:
Diffstat (limited to 'part_1')
-rw-r--r--part_1/README.md5
1 files changed, 5 insertions, 0 deletions
diff --git a/part_1/README.md b/part_1/README.md
index 09a8fc4..4ca2609 100644
--- a/part_1/README.md
+++ b/part_1/README.md
@@ -27,7 +27,12 @@ Finally we compiled the project and downloaded it onto the FPGA and it worked li
To analyze the propagation delays from inputs to outputs we used the TimeQuest Timing Analyzer to create a table that contains all the propagation delays of all the inputs and outputs. First we looked at the propagation delay under the conditions "Slow 1100mV 0°C". This gave the following table.
![0 degrees timing](https://github.com/ymherklotz/digital_verilog_coursework/blob/master/Extra/ex1/RiseAndFall0degree.PNG)
+
__Slow 1100mV 0°C TimeQuest Timing Analyzer Table__
+
+
![85 degrees timing](https://github.com/ymherklotz/digital_verilog_coursework/blob/master/Extra/ex1/RiseAndFall85degree.PNG)
+__Slow 1100mV 0°C TimeQuest Timing Analyzer Table__
+
From these two tables we can